Skip to content

Navigation Menu

Sign in
Appearance settings

Search code, repositories, users, issues, pull requests...

Provide feedback

We read every piece of feedback, and take your input very seriously.

Saved searches

Use saved searches to filter your results more quickly

Sign up
Appearance settings
@klessydra
klessydra
Follow
A family of processing cores and accelerators developed at the Digital Systems Lab at Sapienza University of Rome, Italy

Block or report klessydra

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
klessydra /README.md

Welcome to Klessydra πŸ‘‹

Klessydra is a family of RISC-V processing cores and accelerators developed at the Digital Systems Lab at Sapienza University of Rome. Klessydra since its begnning has evolved a great deal, and continues to evolve at an accelerated pace.

Some of our works:

Cite and Share if you use the Klessydra Architecture IPs for an academic publication.

Pinned Loading

  1. Morph Morph Public

    A morphing processor capable of changing its architecture depending on the active number of harts

    VHDL 7 1

  2. pulpino-klessydra pulpino-klessydra Public

    Forked from pulp-platform/pulpino

    An open-source microcontroller system based on RISC-V

    SystemVerilog 11 6

AltStyle γ«γ‚ˆγ£γ¦ε€‰ζ›γ•γ‚ŒγŸγƒšγƒΌγ‚Έ (->γ‚ͺγƒͺγ‚ΈγƒŠγƒ«) /