Jump to content
Wikipedia The Free Encyclopedia

PWRficient

From Wikipedia, the free encyclopedia
PowerPC variant
POWER, PowerPC, and Power ISA architectures
NXP (formerly Freescale and Motorola)
IBM
IBM/Nintendo
Other
Related links
Cancelled in gray, historic in italic

PWRficient is a microprocessor series by P.A. Semi where the PA6T-1682M was the only one that became an actual product.

PWRficient processors comply with the 64-bit Power ISA, and are designed for high performance and extreme power efficiency. The processors are highly modular and can be combined to multi-core system-on-a-chip (SoC) designs, combining CPU, northbridge, and southbridge functionality on a single processor die.

Details

[edit ]

The PA6T is the first and only processor core from P.A. Semi, in two distinct product lines: 16xxM dual core and 13xxM/E single core. The PA6T lines differed in L2 cache size, memory controllers, communication functionality, and cryptography offloading features. P.A. Semi planned up to 16 cores.[1]

The PA6T is the first Power ISA core designed from scratch in the previous ten years outside the AIM alliance, which included IBM, Motorola, Freescale, and Apple Inc. Since Texas Instruments was an investors in P.A. Semi, it was suggested that its fabrication plants would have manufactured the PWRficient processors.[1]

PWRficient processors were initially shipped to select customers in February 2007 and were released worldwide in Q4 2007.[2]

P.A. Semi was bought by Apple Inc. in April 2008,[3] and closed development of PWRficient architecture processors. However, it will continue to manufacture, sell, and support these components for the foreseeable future due to an agreement with the US Government for some military applications.[4] [5] Some components of the P.A. Semi PWRficient were later integrated into Apple silicon.[6]

Implementation

[edit ]
PA6T-1682M
General information
Launched2007
Discontinued2008
Designed byP.A. Semi
Performance
Max. CPU clock rate 1.8 GHz to 2.0 GHz
Cache
L1 cache 64+64 KB/core
L2 cache2 MB/core
Architecture and classification
Technology node 65 nm
Microarchitecture PA6T
Instruction set Power ISA (Power ISA v.2.04)
Physical specifications
Cores
  • 2

PWRficient processors comprise three parts:

CPU

[edit ]

PA6T

Memory system

[edit ]

CONEXIUM

  • scalable cross-bar interconnect
  • 1–8 SMP cores
  • 1–2 L2 caches, 512 KB – 8 MB large. 16 GB/s bandwidth.
  • 1–4 1067 MHz DDR2 memory controllers. 16 GB/s bandwidth.
  • 64 GB/s peak bandwidth
  • MOESI coherency

I/O

[edit ]

ENVOI

Users

[edit ]

References

[edit ]
  1. ^ a b "PA Semi heads to 16 cores on back of 50ドルm boost". The Register. 2006年05月17日. Retrieved 2012年07月02日.
  2. ^ "Press release". P.A. Semi. Archived from the original on August 21, 2007. Retrieved 2007年02月07日.
  3. ^ Brown, Erika; Corcoran, Elizabeth; Caulfield, Brian (2008年04月23日). "Apple Buys Chip Designer". Forbes. Retrieved 2011年07月05日.
  4. ^ "Apple will please missile makers by backing PA Semi's chip". The Register. 2008年05月16日. Retrieved 2011年07月05日.
  5. ^ "DoD may push back on Apple's P.A. Semi bid". EETimes. 2008年05月23日. Archived from the original on 2010年12月13日. Retrieved 2011年07月05日.
  6. ^ "[PATCH v2 00/11] Add Apple M1 support to PASemi i2c driver".
  7. ^ http://pasemi.com/news/pr_2007_12_20a.html [dead link ]
  8. ^ "Mercury Computer Systems and P.A. Semi Collaborate to Bring PWRficient Processor to Signal and Image Processing Applications". June 7, 2007. Retrieved August 18, 2022.
  9. ^ "NEC pops PA Semi chips into storage gear". The Register .
  10. ^ "X1000". Archived from the original on 2011年07月07日. Retrieved 2011年07月05日.
[edit ]

AltStyle によって変換されたページ (->オリジナル) /