BAUER, ROBERT, AND SELBERHERR, SIEGFRIED.
Capacitance Calculation of VLSI Multilevel Wiring Structures.
In Proc: Int. Workshop on VLSI Process and Device Modeling
(Nara, Japan, 1993), pp. 142-143.
CHENG, Y., CHAN, M., HUI, K., JENG, M., LIU, ZH., HUANG, J., CHEN, K.,
CHEN, J., TU, R., KO, P.K., AND HU, CH.
BSIM3v3 Manual.
University of California, Berkeley, 1996.
CHENG, Y., JENG, M.-C., LIU, Z., HUANG, J., CHAN, M., CHEN, K., KO, P.K.,
AND HU, C.
A Physical and Scalable I-V Model in BSIM3v3 for Analog/Digital
Circuit Simulation.
IEEE Trans.Electron Devices 44, 2 (1997), 277-287.
DAVIS, J.A., DE, V.K., AND MEINDL, J.D.
A Stochastic Wire-Length Distribution for Gigascale Integration (GSI)
- Part I: Derivation and Validation.
IEEE Trans.Electron Devices 45, 3 (1998), 580-58B.
DAVIS, J.A., DE, V.K., AND MEINDL, J.D.
A Stochastic Wire-Length Distribution for Gigascale Integration (GSI)
- Part II: Applications to Clock Frequency, Power Dissipation, and Chip Size
Estimation.
IEEE Trans.Electron Devices 45, 3 (1998), 590-597.
DE, V.K., EBLE, J.C., WILLS, D.S., DAVIS, J., AND MEINDL, J.D.
A Generic System Simulator (GENESYS) for Microelectronics Technology
and Applications.
In Proc: GOMAC'96 Digest of Papers (1996), pp. 439-442.
FAN, S.P., HSEUH, M.Y., NEWTON, A.R., AND PEDERSON, D.O.
MOTIS-C: A New Circuit Simulator for MOS LSI Circuits.
In Proc: Proc.Int.Symp.Circuits and Systems (1977), IEEE,
pp. 700-703.
FISCHER, C., HABASS, P., HEINREICHSBERGER, O., KOSINA, H., LINDORFER,
PH., PICHLER, P., PÖTZL, H., SALA, C., SCHÜTZ, A., SELBERHERR, S.,
STIFTINGER, M., AND THURNER, M.
MINIMOS 6 User's Guide.
Institut für Mikroelektronik, Technische Universität Wien,
Austria, Mar. 1994.
FRANCA, J.E., AND TSIVIDIS, Y., Eds.
Design of Analog-Digital VLSI Circuits for Telecommunications
and Signal Processing, 2nd ed.
Prentice-Hall Inc., 1994.
GRAHAM, M.G., AND PAULOS, J.J.
Interpolation of MOSFET Table Data In Width, Length, and Temperature.
IEEE Trans.Computer-Aided Design 12, 12 (1993), 1880-1884.
HIRAKI, M., YANO, K., MINAMI, M., SATO, K., MATSUZAKI, N., WATANABE, A.,
NISHIDA, T., SASAKI, K., AND SEKI, K.
A 1.5-V Full-Swing BiCMOS Logic Circuit.
IEEE J.Solid-State Circuits 27, 11 (1992), 1568-1574.
JOARDAR, K., GULLAPALLI, K.K., MCANDREW, C.C., BURNHAM, M.E., AND WILD,
A.
An Improved MOSFET Model for Circuit Simulation.
IEEE Trans.Electron Devices 45, 1 (1998), 134-14A.
LIU, C.T., MA, Y., LUFTMAN, H., AND HILLENIUS, S.J.
Preventing Boron Penetration Through 25-ÅGate Oxides with Nitrogen
Implant in the Si Substrates.
IEEE Electron Device Lett. 18, 5 (1997), 212-214.
MEINDL, J.D.
Gigascale Integration (GSI).
In Proc: 3rd Int. Workshop on Measurement and Characterization
of Ultra-Shallow Doping Profiles in Semiconductors (Mar. 1995),
J. Ehrstein, R. Mathur, and G. McGuire, Eds., pp. 1.1-1.7.
MOMOSE, H.S., ONO, M., YOSHITOMI, T., OHGURO, T., NAKAMURA, S., SAITO, M.,
AND IWAI, H.
Tunneling Gate Oxide Approach to Ultra-High Current Drive in
Small-Geometry MOSFETs.
In Proc: Int.Electron Devices Meeting (1994), pp. 593-596.
MORIMOTO, T., MOMOSE, H.S., OZAWA, Y., YAMABE, K., AND IWAI, H.
Effects of Boron Penetration and Resultant Limitations to Ultra Thin
Pure-Oxide and Nitrided-Oxide Gate-Films.
In Proc: Int.Electron Devices Meeting (1990), pp. 429-432.
PICHLER, CH., AND SELBERHERR, S.
Process Flow Representation within the VISTA Framework.
In Proc: Simulation of Semiconductor Devices and Processes
(Wien, 1993), S. Selberherr, H. Stippel, and E. Strasser, Eds., vol. 5,
Springer, pp. 25-2A.
PICHLER, CH., AND SELBERHERR, S.
Rapid Semiconductor Process Design within the VISTA Framework:
Integration of Simulation Tools.
In Proc: Proceedings of the IASTED International Conference
(Pittsburgh, PA, USA, 1993), M. Hamza, Ed., Modelling and Simulation, The
International Association of Science and Technology for Development,
pp. 147-150.
SABELKA, RAINER, KOYAMA, KAZUHIDE, AND SELBERHERR, SIEGFRIED.
STAP--A Finite Element Simulator for Three-Dimensional Thermal
Analysis of Interconnect Structures.
In Proc: Simulation in Industry--9th European Simulation
Symposium (Passau, Germany, Oct. 1997), pp. 621-625.
SCHROM, G., LIU, D., PICHLER, CH., SVENSSON, CH., AND SELBERHERR, S.
Analysis of Ultra-Low-Power CMOS with Process and Device Simulation.
In Proc: 24th European Solid State Device Research Conference -
ESSDERC'94 (Gif-sur-Yvette Cedex, France, 1994), C. Hill and P. Ashburn,
Eds., Editions Frontieres, pp. 679-682.
SCHROM, G., LIU, D., FISCHER, C., PICHLER, CH., SVENSSON, CH., AND
SELBERHERR, S.
VLSI Performance Analysis Method for Low-Voltage Circuit Operation.
In Proc: Fourth Int. Conf. on Solid-State and Integrated-Circuit
Technology (Beijing, China, 1995), G. Baldwin, Z. Li, C. Tsai, and
J. Zhang, Eds., pp. 328-330.
SCHROM, G., STACH, A., AND SELBERHERR, S.
A Consistent Dynamic MOSFET Model for Low-Voltage Applications.
In Proc: International Conference on Simulation of Semiconductor
Processes and Devices (Tokyo, Japan, 1996), Business Center for Academic
Societies Japan, pp. 177-17A.
SCHROM, G., DE, V., AND SELBERHERR, S.
VLSI Performance Metric Based on Minimum TCAD Simulations.
In Proc: International Conference on Simulation of Semiconductor
Processes and Devices (Cambridge, Massachusetts, 1997), pp. 25-2A.
SCHWARZ, A.F.
Digital-Circuit Aspects and State of the Art, vol. II of
Computer-Aided Design of Microelectronic Circuits and Systems.
Academic Press, 1987.
SCHWARZ, A.F.
General Introduction and Analog Circuit Aspects, vol. I of
Computer-Aided Design of Microelectronic Circuits and Systems.
Academic Press, 1987.
SELBERHERR, S., AND KOSINA, H.
Simulation of Nanometer MOS-Devices with MINIMOS.
In Proc: 1990 VLSI Process/Device Modeling Workshop
(Kawasaki, Japan, 1990), pp. 2-5.
SIMLINGER, T., KOSINA, H., ROTTINGER, M., AND SELBERHERR, S.
MINIMOS-NT: A Generic Simulator for Complex Semiconductor Devices.
In Proc: 25th European Solid State Device Research Conference
(Gif-sur-Yvette Cedex, France, 1995), H. de Graaff and H. van Kranenburg,
Eds., Editions Frontieres, pp. 83-86.
SVENSSON, C., AND LIU, D.
A Power Estimation Tool and Prospects of Power Savings in CMOS VLSI
Chips.
In Proc: Proc. 1994 Int. Workshop on Low Power Design (Napa,
CA, USA, Apr. 1994), pp. 171-176.
SVENSSON, C.
High Speed and Low Power Techniques in CMOS and BiCMOS.
In Proc: IV Brazilian Microelectronics School (Recife, Jan.
1995), E. Santos and G. Machado, Eds., vol. I, pp. 265-287.
VITTOZ, E.A.
Design of Low-Voltage Low-Power IC's.
In Proc: 23rd European Solid State Device Research Conference -
ESSDERC'93 (Gif-sur-Yvette Cedex, France, 1993), J. Borel, P. Gentil,
J. Noblanc, A. Nouailhat, and M. Verdone, Eds., Editions Frontieres,
pp. 927-934.
WANG, CH., AND ROY, K.
Maximum Power Estimation for CMOS Circuits Using Deterministic and
Statistical Approaches.
IEEE Trans.VLSI Systems 6, 1 (1998), 134-140.